## Code

## alu\_parm.sv

```
module alu_parm #(
    parameter N = 4
) (
    input logic [N-1:0] a, b,
    input logic c_in,
    output logic [N-1:0] s,
    output logic c_out
);
    logic [N-1:0] p, g;
    logic [N:0] c;
    always_comb begin
        p = a ^ b;
        g = a & b;
        c[0] = c_{in};
         for (int i = 0; i < N; i \leftrightarrow) begin
             c[i+1] = g[i] | (p[i] & c[i]);
        end
        s = p \cdot c;
         c_{out} = c[N];
    end
endmodule
```

## testbench\_lab5.sv

```
timescale 10ps/1ps

module testbench_lab5 ();

logic [16:0] i=0;
logic [9:0] s;
logic [1:0] co;

alu_parm #(8) UUT8 (
    i[7:0],
    i[15:8],
    i[16],
    s[9:2],
    co[1]
);
```

```
alu parm #(2) UUT2 (
        i[1:0],
        i[9:8],
        i[16],
        s[1:0],
        co[0]
    );
    always begin
        i = \frac{17}{2} i = \frac{17}{2};
        #0.5
        if (
            (s[9:2] \neq (i[7:0] + i[15:8] + i[16])) \parallel
            (s[1:0] \neq (i[1:0] + i[9:8] + i[16]))
        ) begin
            $display("Failed tests! %2d", $time);
            $display("Values: C_in: %b S: %b I: %b", i[16], s, i[15:0]);
            display(Got: %b and %b", (i[7:0] + i[1:0] + i[16]),
(i[1:0] + i[9:8] + i[16]));
            $stop();
        end
        #0.5;
    end
    initial begin
        $display("TIME | C_in | A B | S8 S2 | C8 C2");
        $display("----");
        $monitor(" %2d | %d | %d %d | %d %d | %b %b",
            $time, i[16], i[7:0], i[15:8], s[9:2], s[1:0], co[1],
co[0]);
        #131072
        $display("Permuted through all possible combinations.");
        $display("ALL TESTS PASSED");
        $stop();
    end
endmodule
```

## **Deliverables**

